Datasheet ADP7159 (Analog Devices) - 6

制造商Analog Devices
描述2 A, Ultralow Noise, High PSRR, Adjustable Output, RF Linear Regulator
页数 / 页23 / 6 — ADP7159. Data Sheet. PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS. VOUT …
修订版B
文件格式/大小PDF / 1.1 Mb
文件语言英语

ADP7159. Data Sheet. PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS. VOUT 1. 10 VIN. VIN. VOUT 2. 9 VIN. VOUT_SENSE 2. VREG. TOP VIEW

ADP7159 Data Sheet PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS VOUT 1 10 VIN VIN VOUT 2 9 VIN VOUT_SENSE 2 VREG TOP VIEW

该数据表的模型线

文件文字版本

ADP7159 Data Sheet PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS VOUT 1 10 VIN VOUT 1 8 VIN VOUT 2 9 VIN VOUT_SENSE 2 ADP7159 7 VREG ADP7159 TOP VIEW VOUT_SENSE 3 8 VREG BYP 3 (Not to Scale) 6 REF TOP VIEW (Not to Scale) EN 4 5 REF_SENSE BYP 4 7 REF EN 5 6 REF_SENSE NOTES 1. THE EXPOSED PAD IS LOCATED ON THE BOTTOM OF NOTES 1. THE EXPOSED PAD IS LOCATED ON THE BOTTOM OF THE PACKAGE. THE EXPOSED PAD ENHANCES THERMAL THE PACKAGE. THE EXPOSED PAD ENHANCES PERFORMACE, AND IT IS ELECTRICALLY CONNECTED TO THERMAL PERFORMANCE, AND IT IS ELECTRICALLY GROUND INSIDE THE PACKAGE. CONNECT THE EXPOSED CONNECTED TO GROUND INSIDE THE PACKAGE.
004 003
PAD TO THE GROUND PLANE ON THE BOARD TO ENSURE CONNECT THE EXPOSED PAD TO THE GROUND PLANE PROPER OPERATION. ON THE BOARD TO ENSURE PROPER OPERATION.
12939- 12939- Figure 3. 10-Lead LFCSP Pin Configuration Figure 4. 8-Lead SOIC Pin Configuration
Table 6. Pin Function Descriptions Pin No. LFCSP SOIC Mnemonic Description
1, 2 1 VOUT Regulated Output Voltage. Bypass VOUT to ground with a 10 µF or greater capacitor. 3 2 VOUT_SENSE Output Sense. VOUT_SENSE is internal y connected to VOUT with a 10 Ω resistor. Connect VOUT_SENSE as close to the load as possible. 4 3 BYP Low Noise Bypass Capacitor. Connect a 1 µF or greater capacitor from the BYP pin to ground to reduce noise. Do not connect a load to this pin. 5 4 EN Enable. Drive EN high to turn on the regulator, and drive EN low to turn off the regulator. For automatic startup, connect EN to VIN. 6 5 REF_SENSE Reference Sense. This pin sets the output voltage with an external resistor divider. VOUT = VREF × (R1 + R2)/R2, where VREF = 1.2 V. Connect REF_SENSE to the REF pin. Do not connect REF_SENSE to VOUT or ground. 7 6 REF Low Noise Reference Voltage Output. Bypass REF to ground with a 1 µF or greater capacitor. Short REF_SENSE to REF for fixed output voltages. Do not connect a load to this pin. 8 7 VREG Regulated Input Supply Voltage to the LDO Amplifier. Bypass VREG to ground with a 1 µF or greater capacitor. 9, 10 8 VIN Regulator Input Supply Voltage. Bypass VIN to ground with a 10 µF or greater capacitor. EP Exposed Pad. The exposed pad is located on the bottom of the package. The exposed pad enhances thermal performance, and it is electrically connected to ground inside the package. Connect the exposed pad to the ground plane on the board to ensure proper operation. Rev. B | Page 6 of 23 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION TYPICAL APPLICATION CIRCUIT REVISION HISTORY SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL DATA THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION APPLICATIONS INFORMATION ADIsimPOWER DESIGN TOOL CAPACITOR SELECTION Output Capacitor Input and VREG Capacitor REF Capacitor BYP Capacitor Capacitor Properties UNDERVOLTAGE LOCKOUT (UVLO) PROGRAMMABLE PRECISION ENABLE START-UP TIME REF, BYP, AND VREG PINS CURRENT-LIMIT AND THERMAL SHUTDOWN THERMAL CONSIDERATIONS Thermal Characterization Parameter (ΨJB) PSRR PERFORMANCE PCB LAYOUT CONSIDERATIONS OUTLINE DIMENSIONS ORDERING GUIDE