1.2 A Programmable Device Power Supply with Integrated 16-Bit Level Setting DACs
页数 / 页
66 /4 — AD5560. Data Sheet. FUNCTIONAL BLOCK DIAGRAM. E S N E S. EXT. 2 …
修订版
E
文件格式/大小
PDF / 2.1 Mb
文件语言
英语
AD5560. Data Sheet. FUNCTIONAL BLOCK DIAGRAM. E S N E S. EXT. 2 ESNESEXTR. DUT. O C. SEN. VE_. RCE. UARD/. SYS_. 500m. O ±. 10k. P U. a 5. b 5. A µ. 25m. 250. 5560
AD5560Data SheetFUNCTIONAL BLOCK DIAGRAM1 001 07779- E S N E SEXTR2 ESNESEXTRDUTUTF41E2NDOE1E2HLCSEHF4GCCINSISISIR_RRRO CETOO COOSENEAFEAEANDDUTVE_TTFFF0MMMSE_GARCESASCF0UARD/OYSLMCEXTEXTSYS_SYS_FEXTEXTEXTSENGSDUTAA6.2111UX89SWΩM500mO ±SWT±SWSW10kPO8TU1P USWa 5b 57SW12xAAASWµA µA µSWDD5mV525m2.250255560A7DHC345111ASW2xSWSWSWPSSUARDV20Ω200Ω2kΩGAMA20kΩ100kΩHC4E S1xNSWEEESSSCKRNSVONSMEEAARMSEALBLHCALLND SSENND SUARD1xGGGKETARMKBIANDDDALVDUTDUTAINHIHCSECT EpFPENT8OSENDE+–+–+–+–Ω M100kΩ: 200Ω PC3O 1RTC25kΩGS DDACC2C6kΩ+–+0–E2D01DEOC11××T×OSDACCVLRANGVV/VTEOR16A/A/A/AAID COGER IµROAEEEC0µµRDBACK12TSSCΩmEL4080300900µgEENTNTNEONDNFMCCEEEWVFRRDAC MCES16E.6LI SCOOOAGVRSLAFFV: 500ΩTTZO 1OCXXCFRTLEE2EBR VSWAC1SWABABNPLWMMANDA3LEMRALALNRMDOPPSWCLROFIIE TSOHETMAMTHUTNTDSN/R4SENEADCLHLOCOHNCLLCPHLINWSETCPSETFFYCLCL/WDOFFSETSETSOITFFITOR3BFFBEBUSITITHUTDACDACITND16-16-ABOBOBSET FSNSACECDACDACDACLEICIC BFDG16-16-16-FATTOS1616EROSSYNRMSESEND STSENOSEN161616GGGHEGNIEEDICCR2TAGRRSENSENIASGGG22ISENVSENKTDUTDDISPIDVEEE××LKRRR222IA××H2×CLIN0.CLSUX×CSERAR1M1/×8×8ANDGA×DODDITSV111T DBGGGGGGA×××EGH DACEEEEE16-RRGGGCL1R1REGGGGRGGFFS××EEEEMC REMC REPENDRRROND61R1R1R1×MC RE×MC RE×MC REAGRAMAGPOSWG1616161616161616161616161616161616SSVNA-O ERESETESETWRRPOKOLEFNDADH/OUTGOOCPOVRFRCLLCPCPASREEINH/ _MHW Figure 1. Rev. E | Page 4 of 66 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY FUNCTIONAL BLOCK DIAGRAM SPECIFICATIONS TIMING CHARACTERISTICS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION FORCE AMPLIFIER HW_INH Function DAC REFERENCE VOLTAGE (VREF) OPEN-SENSE DETECT (OSD) ALARM AND CLAMP DEVICE UNDER TEST GROUND (DUTGND) DUTGND Kelvin Sense Kelvin Alarm (KELALM) GPO COMPARATORS CURRENT CLAMPS Clamp Alarm Function (CLALM) Clamp Enable Function (CLEN/LOAD) SHORT-CIRCUIT PROTECTION GUARD AMPLIFIER COMPENSATION CAPACITORS CURRENT RANGE SELECTION HIGH CURRENT RANGES Master and Slaves in Force Voltage (FV) Mode Master in FV Mode, Slaves in Force Current (FI) Mode IDEAL SEQUENCE FOR GANG MODE COMPENSATION FOR GANG MODE SYSTEM FORCE/SENSE SWITCHES DIE TEMPERATURE SENSOR AND THERMAL SHUTDOWN MEASURE OUTPUT (MEASOUT) VMID VOLTAGE FORCE AMPLIFIER STABILITY Safe Mode Autocompensation Mode Manual Compensation Mode POLES AND ZEROS IN A TYPICAL SYSTEM MINIMIZING THE NUMBER OF EXTERNAL COMPENSATION COMPONENTS CFx Pins CCx Pins EXTRA POLES AND ZEROS IN THE AD5560 The Effect of CCx The Effect of CFx The Effect of RZ The Effect of RP COMPENSATION STRATEGIES Ensuring Stability into an Unknown Capacitor Up to a Maximum Value OPTIMIZING PERFORMANCE FOR A KNOWN CAPACITOR USING AUTOCOMPENSATION MODE ADJUSTING THE AUTOCOMPENSATION MODE DEALING WITH PARALLEL LOAD CAPACITORS DAC LEVELS FORCE AND COMPARATOR DACS CLAMP DACS OSD DAC DUTGND DAC OFFSET DAC OFFSET AND GAIN REGISTERS Offset and Gain Registers for the Force Amplifier DAC Offset and Gain Registers for the Comparator DACs Offset and Gain Registers for the Clamp DACs REFERENCE SELECTION CALIBRATION Reducing Zero-Scale Error Reducing Gain Error Calibration Example ADDITIONAL CALIBRATION SYSTEM LEVEL CALIBRATION CHOOSING AVDD/AVSS POWER SUPPLY RAILS CHOOSING HCAVSSx AND HCAVDDx SUPPLY RAILS POWER DISSIPATION PACKAGE COMPOSITION AND MAXIMUM VERTICAL FORCE SLEW RATE CONTROL Programmable Slew Rate Ramp Function SERIAL INTERFACE SPI INTERFACE SPI WRITE MODE SDO OUTPUT FUNCTION BUSY FUNCTION LOAD FUNCTION REGISTER UPDATE RATES CONTROL REGISTERS DPS AND DAC ADDRESSING READBACK MODE DAC READBACK POWER-ON DEFAULT USING THE HCAVDDx AND HCAVSSx SUPPLIES POWER SUPPLY SEQUENCING REQUIRED EXTERNAL COMPONENTS POWER SUPPLY DECOUPLING APPLICATIONS INFORMATION THERMAL CONSIDERATIONS TEMPERATURE CONTOUR MAP ON THE TOP OF THE PACKAGE TQFP_EP Package BGA Package OUTLINE DIMENSIONS ORDERING GUIDE