ADG1414Data SheetPIN CONFIGURATIONS AND FUNCTION DESCRIPTIONSLVSCLK 124 SYNC/ TKCEV2DLNSODD23 RESET/VLNIDCYEDDVSSRSDIN 322 SDO432102222921GND 421 VSSGND 118 VS1 520 S8SSADG1414S1 217 S8D1 619 D8TOP VIEWD1 3ADG141416 D8(Not to Scale)S2 718 S7S2 4TOP VIEW15 S7(Not to Scale)D2 817 D7D2 514 D7S3 613S3S6916 S6D3 1015 D678901 11 21344556S4 1114 S5DSDDSD 5 04 D4 0 1213 D5 00 7- NOTES 7- 49 1. EXPOSED PAD TIED TO SUBSTRATE, VSS. 849 08 0 Figure 4. TSSOP Pin Configuration Figure 5. LFCSP Pin Configuration Table 9. Pin Function DescriptionsPin No.TSSOP LFCSPMnemonic Description 1 22 SCLK Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. Data can be transferred at rates of up to 50 MHz. 2 23 VDD Most Positive Power Supply Potential. 3 24 DIN Serial Data Input. This device has an 8-bit shift register. Data is clocked into the register on the falling edge of the serial clock input. 4 1 GND Ground (0 V) Reference. 5 2 S1 Source Terminal 1. This pin can be an input or an output. 6 3 D1 Drain Terminal 1. This pin can be an input or an output. 7 4 S2 Source Terminal 2. This pin can be an input or an output. 8 5 D2 Drain Terminal 2. This pin can be an input or an output. 9 6 S3 Source Terminal 3. This pin can be an input or an output. 10 7 D3 Drain Terminal 3. This pin can be an input or an output. 11 8 S4 Source Terminal 4. This pin can be an input or an output. 12 9 D4 Drain Terminal 4. This pin can be an input or an output. 13 10 D5 Drain Terminal 5. This pin can be an input or an output. 14 11 S5 Source Terminal 5. This pin can be an input or an output. 15 12 D6 Drain Terminal 6. This pin can be an input or an output. 16 13 S6 Source Terminal 6. This pin can be an input or an output. 17 14 D7 Drain Terminal 7. This pin can be an input or an output. 18 15 S7 Source Terminal 7. This pin can be an input or an output. 19 16 D8 Drain Terminal 8. This pin can be an input or an output. 20 17 S8 Source Terminal 8. This pin can be an input or an output. 21 18 VSS Most Negative Power Supply Potential. In single-supply applications, it can be connected to ground. 22 19 SDO Serial Data Output. This pin can be used for daisy-chaining a number of these devices together or for reading back the data in the shift register for diagnostic purposes. The serial data is transferred on the rising edge of SCLK and is valid on the falling edge of the clock. Pull this open-drain output to the supply with an external resistor. 23 20 RESET/VL RESET/Logic Power Supply Input (VL). Under normal operation, drive the RESET/VL pin with a 2.7 V to 5 V supply. Pull the pin low (<0.8 V) for a short period of time (15 ns is sufficient) to complete a hardware reset. All switches are opened, and the appropriate registers are cleared to 0. When using the RESET/VL pin to complete a hardware reset, all other SPI pins (SYNC, SCLK, and DIN) must be driven low. Rev. B | Page 10 of 19 Document Outline Features Applications Functional Block Diagram Product Highlights Revision History Specifications ±15 V Dual Supply 12 V Single Supply ±5 V Dual Supply Continuous Current per Channel Timing Characteristics Timing Diagrams Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configurations and Function Descriptions Typical Performance Characteristics Test Circuits Terminology Theory of Operation Serial Interface Input Shift Register Power-On Reset Daisy Chaining Outline Dimensions Ordering Guide