Datasheet MAX78000 (Analog Devices) - 9

制造商Analog Devices
描述Artificial Intelligence Microcontroller with Ultra-Low-Power Convolutional Neural Network Accelerator
页数 / 页47 / 9 — Electrical Characteristics (continued). PARAMETER. SYMBOL. CONDITIONS. …
文件格式/大小PDF / 416 Kb
文件语言英语

Electrical Characteristics (continued). PARAMETER. SYMBOL. CONDITIONS. MIN. TYP. MAX. UNITS

Electrical Characteristics (continued) PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS

该数据表的模型线

文件文字版本

MAX78000 Artificial Intelligence Microcontroller with Ultra-Low- Power Convolutional Neural Network Accelerator
Electrical Characteristics (continued)
(Limits are 100% tested at TA = +25°C and TA = +105°C. TYP specifications are provided for TA = +25°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization. Specifications marked GBD are guaranteed by design and not production tested. Specifications to the minimum operating temperature are guaranteed by design and are not production tested. GPIO are only tested at TA = +105°C.)
PARAMETER SYMBOL CONDITIONS MIN TYP MAX UNITS
Dynamic, IPO enabled, fSYS_CLK(MAX) = 100MHz, total current into VREGI pin, VREGI = 3.0V, VCOREA = VCOREB = 1.1V, CM4 in Active mode executing CoreMark®, RV32 in ACTIVE mode 41.9 executing While(1), ECC disabled, all CNN quadrants disabled, all CNN memory disabled; inputs tied to VSS, VDDIO, or VDDIOH; outputs source/sink 0mA Dynamic, IPO enabled, fSYS_CLK(MAX) = 100MHz, total current into VREGI pin, VREGI = 3.0V, VCOREA = VCOREB = 1.1V, CM4 and RV32 in ACTIVE mode executing While(1), ECC disabled, all 38 CNN quadrants disabled, all CNN memory disabled; inputs tied to VSS, VDDIO, or VDDIOH; outputs source/sink IREGI_DACT μA/MHz 0mA Dynamic, IPO enabled, fSYS_CLK(MAX) = 100MHz, total current into VREGI pin, VREGI Current, ACTIVE VREGI = 3.0V, VCOREA = VCOREB = Mode 1.1V, CM4 in ACTIVE mode executing While(1), RV32 in SLEEP mode, ECC 22.2 disabled, all CNN quadrants disabled, all CNN memory disabled; inputs tied to VSS, VDDIO, or VDDIOH; outputs source/ sink 0mA Dynamic, total current into VREGI pin, VREGI = 3.0V, VCOREA = VCOREB = 1.1V, CM4 in SLEEP mode, RV32 in ACTIVE mode running from ISO, ECC 22.9 disabled, all CNN quadrants disabled, all CNN memory disabled; inputs tied to VSS, VDDIO, or VDDIOH; outputs source/ sink 0mA Fixed, IPO enabled, ISO enabled, total current into VREGI, VREGI = 3.0V, VCOREA = VCOREB = 1.1V, CM4 in ACTIVE mode 0MHz, RV32 in ACTIVE IREGI_FACT 744 μA mode 0MHz, all CNN quadrants disabled, all CNN memory disabled; inputs tied to VSS, VDDIO, or VDDIOH; outputs source/ sink 0mA www.maximintegrated.com Maxim Integrated | 9 Document Outline General Description Applications Benefits and Features Simplified Block Diagram Absolute Maximum Ratings Package Information 81-CTBGA Electrical Characteristics Electrical Characteristics (continued) Electrical Characteristics—SPI Electrical Characteristics—SPI (continued) Electrical Characteristics—I2C Electrical Characteristics—I2C (continued) Electrical Characteristics—I2S Electrical Characteristics—I2S (continued) Electrical Characteristics—PCIF Electrical Characteristics—1-Wire Master Electrical Characteristics—1-Wire Master (continued) Pin Configuration 81 CTBGA Pin Description 81 CTBGA Detailed Description Arm Cortex-M4 with FPU Processor and RISC-V RV32 Processor Convolutional Neural Network Accelerator (CNN) Memory Internal Flash Memory Internal SRAM Comparators Dynamic Voltage Scaling (DVS) Controller Clocking Scheme General-Purpose I/O and Special Function Pins Parallel Camera Interface (PCIF) Analog-to-Digital Converter Single-Inductor Multiple-Output Switch-Mode Power Supply (SIMO SMPS) Power Management Power Management Unit ACTIVE Mode SLEEP Mode LOW POWER Mode (LPM) MICRO POWER Mode (μPM) STANDBY Mode BACKUP Mode POWER DOWN Mode (PDM) Wakeup Sources Real-Time Clock Programmable Timers 32-Bit Timer/Counter/PWM (TMR, LPTMR) Watchdog Timer (WDT) Pulse Train Engine (PT) Serial Peripherals I2C Interface (I2C) I2S Interface (I2S) Serial Peripheral Interface (SPI) UART (UART, LPUART) 1-Wire Master (OWM) Standard DMA Controller Security AES True Random Number Generator (TRNG) Non-Deterministic Random Bit Generator (NDRBG) CRC Module Bootloader Secure Boot Debug and Development Interface (SWD, JTAG) Applications Information Bypass Capacitors Ordering Information Revision History