ADA4075-2Data SheetTYPICAL PERFORMANCE CHARACTERISTICS TA = 25°C, unless otherwise noted. 250250VSY = ±15VVSY = ±5VVCM = 0VVCM = 0VBASED ON 600 OP AMPSBASED ON 600 OP AMPS200SOIC PACKAGE200SOIC PACKAGERSRSIEIEIFIFL150L150PPAMAMFFR O100R O100BEBENUMNUM505000–1.0–0.500.51.0–1.0–0.500.51.0 003 006 VOS (mV)V 07642- OS (mV) 07642- Figure 3. Input Offset Voltage Distribution Figure 6. Input Offset Voltage Distribution 100100VSY = ±15VVSY = ±5VVCM = 0VVCM = 0VBASED ON 300 OP AMPSBASED ON 300 OP AMPS80LFCSP PACKAGE80LFCSP PACKAGERSRSIEIEIFIFL60L60PPAMAMFFR O40R O40BEBENUMNUM202000–1.0–0.500.51.0 040 –1.0–0.500.51.0 042 VOS (mV)V 07642- OS (mV) 07642- Figure 4. Input Offset Voltage Distribution Figure 7. Input Offset Voltage Distribution 7080VSY = ±15VVSY = ±5V–40°C ≤ TA ≤ +125°C–40°C ≤ TA ≤ +125°C60BASED ON 200 OP AMPS70BASED ON 200 OP AMPSSOIC PACKAGESOIC PACKAGE60RS50RSIEIEIFIFL50LP40PAMAM40FF30R OR O30BEBE20NUMNUM20101000–2.0–1.6–1.2–0.8–0.400.40.81.21.62.0–2.0–1.6–1.2–0.8–0.400.40.81.21.62.0 004 007 TCVOS (μV/°C)TCV 07642- OS (μV/°C) 07642- Figure 5. Input Offset Voltage Drift Distribution Figure 8. Input Offset Voltage Drift Distribution Rev. C | Page 6 of 24 Document Outline Features Applications Pin Configurations General Description Table of Contents Revision History Specifications Absolute Maximum Ratings Thermal Resistance Power Sequencing ESD Caution Typical Performance Characteristics Applications Information Input Protection Total Harmonic Distortion Phase Reversal DAC Output Filter Balanced Line Driver Balanced Line Receiver Low Noise Parametric Equalizer Schematic Outline Dimensions Ordering Guide