Data SheetAD7626TIMING DIAGRAMSSAMPLE NSAMPLE N + 1tCYCtCNVHCNV–CNV+ACQUISITIONACQUISITIONACQUISITIONtCLKLtCLK1516121516123CLK–CLK+tDCO1516121516123DCO–DCO+tMSBttDCLKDD+ 3 D1D0D15D14D1D0D15D140D13 -00 N – 1N – 10NNNNN + 1N + 1N + 1 48 D– 76 0 Figure 2. Echoed Clock Interface Mode Timing Diagram SAMPLE NSAMPLE N + 1tCYCtCNVHCNV–CNV+ACQUISITIONACQUISITIONACQUISITIONttCLKCLKL171812341718123CLK–CLK+tMSBtCLKDD+D1D0D15D14D1D0D15010010 -004 N – 1N – 1NNNNN + 1 48 D– 076 Figure 3. Self Clocked Interface Mode Timing Diagram Rev. D | Page 7 of 29 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION REVISION HISTORY SPECIFICATIONS TIMING SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS TERMINOLOGY THEORY OF OPERATION CIRCUIT INFORMATION CONVERTER INFORMATION TRANSFER FUNCTIONS ANALOG INPUTS TYPICAL CONNECTION DIAGRAM DRIVING THE AD7626 Differential Analog Input Source Single-Ended to Differential Driver Single-Ended or Fully Differential High Frequency Driver VOLTAGE REFERENCE OPTIONS Wake-Up Time from EN1 = 0, EN0 = 0 POWER SUPPLY Power-Up DIGITAL INTERFACE Conversion Control Echoed Clock Interface Mode Self Clocked Mode APPLICATIONS INFORMATION LAYOUT, DECOUPLING, AND GROUNDING Exposed Paddle VDD1 Supply Routing and Decoupling VIO Supply Decoupling Layout and Decoupling of Pin 25 to Pin 32 OUTLINE DIMENSIONS ORDERING GUIDE