Datasheet AD8285 (Analog Devices) - 10 制造商 Analog Devices 描述 Radar Receive Path AFE: 4-Channel LNA/PGA/AAF with ADC 页数 / 页 27 / 10 — AD8285. Data Sheet. TYPICAL PERFORMANCE CHARACTERISTICS. 40 38. 34dB. … 修订版 B 文件格式/大小 PDF / 511 Kb 文件语言 英语
AD8285. Data Sheet. TYPICAL PERFORMANCE CHARACTERISTICS. 40 38. 34dB. 28dB. 22dB. ES (%. 16dB. EVI. D F. G L. E O G. NNE. –10. CHA. E C. 12 10. –20. PER. 8 6
下载 PDF
该数据表的模型线 文件文字版本 AD8285 Data Sheet TYPICAL PERFORMANCE CHARACTERISTICS AVDD18 = AVDD18ADC = 1.8 V, AVDD33A = AVDD33B = AVDD33C = AVDD33D = AVDD33 = AVDD33REF = AVDD33CLK = 3.3 V, TA = 25°C, fS = 72 MSPS, RIN = 200 kΩ, VREF = 1.024 V.50 40 38 40 36 34dB 34 ) 32 30 28dB 30 22dB B) ES (% 28 20 C (d 16dB 26 N EVI 24 AI 10 D F 22 G L 20 0 E O G 18 NNE 16 TA –10 N 14 CHA E C 12 10 –20 PER 8 6 –30 4 2 –40 0 0.1 1 10 100 33.50 33.66 33.82 33.98 34.14 34.30 34.46 33 -014 033.58 33.74 33.90 34.06 34.22 34.38 52-FREQUENCY (MHz) 952 1GAIN ERROR (dB) 19 1 1 Figure 4. Channel Gain vs. Frequency Figure 7. Gain Error Histogram (Gain = 34 dB)1.0 20 34dB 19 28dB 0.8 18 22dB 16dB 17 ) 0.6 16 (% 15 0.4 ES 14 B) C 13 d 0.2 EVI 12 R ( D F 11 0 10 RRO O E 9 G N E –0.2 A 8 AI T 7 G –0.4 EN C 6 R 5 E –0.6 P 4 3 –0.8 2 1 –1.0 0 –40 –15 10 35 60 85 380 0.02 0.04 0.06 0.08 0.10 0.12 0.14 0.16 0.18 0.20 0.22 0.24 34 0 0 2-0.01 0.03 0.05 0.07 0.09 0.11 0.13 0.15 0.17 0.19 0.21 0.23 0.25 52-TEMPERATURE (°C) 95 1GAIN MATCHING (dB) 1 119 Figure 5. Gain Error vs. Temperature at All Gains Figure 8. Channel-to-Channel Gain Matching (Gain = 16 dB)40 10 38 36 9 34 ) ) % 32 8 ( 30 S 28 ES (% 7 ICE C V 26 24 EVI 6 DE F 22 D F O 20 O 5 E 18 E G AG 16 4 TA NT 14 N E CE 12 C 3 R 10 E P 8 PER 2 6 4 1 2 0 20 16.00 16.16 16.32 16.48 16.64 16.8 16.96 5 030 0.02 0.04 0.06 0.08 0.10 0.12 0.14 0.16 0.18 0.20 0.22 0.24 16.08 16.24 16.4 16.56 16.72 16.88 2- 030.01 0.03 0.05 0.07 0.09 0.11 0.13 0.15 0.17 0.19 0.21 0.23 0.25 2-GAIN ERROR (dB) 95 11GAIN MATCHING (dB) 195 1 Figure 6. Gain Error Histogram (Gain = 16 dB) Figure 9. Channel-to-Channel Gain Matching (Gain = 34 dB) Rev. B | Page 10 of 27 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION RADAR RECEIVE PATH AFE CHANNEL OVERVIEW Low Noise Amplifier (LNA) Recommendation Antialiasing Filter (AAF) Mux and Mux Controller ADC CLOCK INPUT CONSIDERATIONS CLOCK DUTY CYCLE CONSIDERATIONS CLOCK JITTER CONSIDERATIONS SDIO PIN SCLK PIN CS\ PIN RBIAS PIN VOLTAGE REFERENCE POWER AND GROUND RECOMMENDATIONS EXPOSED PADDLE THERMAL HEAT SLUG RECOMMENDATIONS SERIAL PERIPHERAL INTERFACE (SPI) HARDWARE INTERFACE MEMORY MAP READING THE MEMORY MAP TABLE LOGIC LEVELS RESERVED LOCATIONS DEFAULT VALUES APPLICATION DIAGRAMS OUTLINE DIMENSIONS ORDERING GUIDE AUTOMOTIVE PRODUCTS