ADP5071Data SheetPIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS2SYSPGND120 SW21ND2NNGSW1219 PVIN2SWPSWPVIPVI2019181716INBK318 PVINSYSSYNC/FREQ417 PVIN1INBK 115 PVIN1ADP5071SEQ516 VREGSYNC/FREQ 214 VREGTOP VIEWADP5071SLEW615 AGNDSEQ 313 AGNDTOP VIEWSLEW 4(Not to Scale)12 VREFFB1714 VREFFB1 511 FB2COMP1813 FB2EN1912 COMP2678910SS 1011 EN2N1SSN2 050 MP1EEMP2OO 12069- CCNOTES 002 NOTES1. EXPOSED PAD. CONNECT THE EXPOSED PAD TO AGND.1. EXPOSED PAD. CONNECT THE EXPOSED PAD TO AGND. 12069- Figure 2. 20-Lead LFCSP Pin Configuration Figure 3. 20-Lead TSSOP Pin Configuration Table 5. Pin Function DescriptionsPin No.LFCSP TSSOP Mnemonic Description 1 3 INBK Input Disconnect Switch Output for the Boost Regulator. 2 4 SYNC/FREQ Frequency Setting and Synchronization Input. To set the switching frequency to 2.4 MHz, pull the SYNC/FREQ pin high. To set the switching frequency to 1.2 MHz, pull the SYNC/FREQ pin low. To synchronize the switching frequency, connect the SYNC/FREQ pin to an external clock. 3 5 SEQ Start-Up Sequence Control. For manual VPOS/VNEG startup using an individual precision enabling pin, leave the SEQ pin open. For simultaneous VPOS/VNEG startup when the EN2 pin rises, connect the SEQ pin to VREG (the EN1 pin can be used to enable the internal references early, if required). For a sequenced startup, pull the SEQ pin low. Either EN1 or EN2 can be used, and the corresponding supply is the first in sequence; hold the other enable pin low. 4 6 SLEW Driver Stage Slew Rate Control. The SLEW pin sets the slew rate for the SW1 and SW2 drivers. For the fastest slew rate (best efficiency), leave the SLEW pin open. For normal slew rate, connect the SLEW pin to VREG. For the slowest slew rate (best noise performance), connect the SLEW pin to AGND. 5 7 FB1 Feedback Input for the Boost Regulator. Connect a resistor divider between the positive side of the boost regulator output capacitor and AGND to program the output voltage. 6 8 COMP1 Error Amplifier Compensation for the Boost Regulator. Connect the compensation network between this pin and AGND. 7 9 EN1 Boost Regulator Precision Enable. The EN1 pin is compared to an internal precision reference to enable the boost regulator output. 8 10 SS Soft Start Programming. Leave the SS pin open to obtain the fastest soft start time. To program a slower soft start time, connect a resistor between the SS pin and AGND. 9 11 EN2 Inverting Regulator Precision Enable. The EN2 pin is compared to an internal precision reference to enable the inverting regulator output. 10 12 COMP2 Error Amplifier Compensation for the Inverting Regulator. Connect the compensation network between this pin and AGND. 11 13 FB2 Feedback Input for the Inverting Regulator. Connect a resistor divider between the negative side of the inverting regulator output capacitor and VREF to program the output voltage. 12 14 VREF Inverting Regulator Reference Output. Connect a 1.0 µF ceramic filter capacitor between the VREF pin and AGND. 13 15 AGND Analog Ground. 14 16 VREG Internal Regulator Output. Connect a 1.0 µF ceramic filter capacitor between the VREG pin and AGND. 15 17 PVIN1 Power Input for the Boost Regulator. 16 18 PVINSYS System Power Supply for the ADP5071. 17 19 PVIN2 Power Input for the Inverting Regulator. Rev. E | Page 6 of 27 Document Outline Features Applications Typical Application Circuit General Description Revision History Specifications Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configurations and Function Descriptions Typical Performance Characteristics Theory of Operation PWM Mode PSM Mode Undervoltage Lockout (UVLO) Oscillator and Synchronization Internal Regulators Precision Enabling Soft Start Slew Rate Control Current-Limit Protection Overvoltage Protection Thermal Shutdown Start-Up Sequence Applications Information ADIsimPower Design Tool Component Selection Feedback Resistors Output Capacitors Input Capacitor VREG Capacitor VREF Capacitor Soft Start Resistor Diodes Inductor Selection for the Boost Regulator Inductor Selection for the Inverting Regulator Loop Compensation Boost Regulator Inverting Regulator Common Applications Super Low Noise With Optional LDOs SEPIC Step-Up/Step-Down Operation Layout Considerations Outline Dimensions Ordering Guide