Datasheet OPA206, OPA2206, OPA4206 (Texas Instruments) - 4

制造商Texas Instruments
描述Input-overvoltage-protected, low-power, low-noise four-channel op amp with super-beta inputs
页数 / 页48 / 4 — OPA206, OP. A2206, OP. A4206. www.ti.com. Figure 4-3. OPA4206: D Package, …
文件格式/大小PDF / 3.3 Mb
文件语言英语

OPA206, OP. A2206, OP. A4206. www.ti.com. Figure 4-3. OPA4206: D Package, 14-Pin SOIC and PW Package, 14-Pin TSSOP (Top View)

OPA206, OP A2206, OP A4206 www.ti.com Figure 4-3 OPA4206: D Package, 14-Pin SOIC and PW Package, 14-Pin TSSOP (Top View)

该数据表的模型线

文件文字版本

OPA206, OP A2206, OP A4206
SBOSA11E – MARCH 2020 – REVISED DECEMBER 2023
www.ti.com
OUT A 1 14 OUT D 2 ±IN A 13 ±IN D +IN A 3 12 +IN D V+ 4 11 V± +IN B 5 10 +IN C 6 ±IN B 9 ±IN C OUT B 7 8 OUT C Not to scale
Figure 4-3. OPA4206: D Package, 14-Pin SOIC and PW Package, 14-Pin TSSOP (Top View) Table 4-3. Pin Functions: OPA4206 PIN TYPE DESCRIPTION NAME NO.
+IN A 3 Input Noninverting input, channel A +IN B 5 Input Noninverting input, channel B +IN C 10 Input Noninverting input, channel C +IN D 12 Input Noninverting input, channel D –IN A 2 Input Inverting input, channel A –IN B 6 Input Inverting input, channel B –IN C 9 Input Inverting input,channel C –IN D 13 Input Inverting input, channel D OUT A 1 Output Output, channel A OUT B 7 Output Output, channel B OUT C 8 Output Output, channel C OUT D 14 Output Output, channel D V+ 4 Power Positive (highest) power supply V– 11 Power Negative (lowest) power supply 4 Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated Product Folder Links: OPA206 OPA2206 OPA4206 Document Outline 1 Features 2 Applications 3 Description Table of Contents 4 Pin Configuration and Functions 5 Specifications 5.1 Absolute Maximum Ratings 5.2 ESD Ratings 5.3 Recommended Operating Conditions 5.4 Thermal Information: OPA206 5.5 Thermal Information: OPA2206 5.6 Thermal Information: OPA4206 5.7 Electrical Characteristics: VS = ±5 V 5.8 Electrical Characteristics: VS = ±15 V 5.9 Typical Characteristics 6 Parameter Measurement Information 6.1 Typical Specifications and Distributions 7 Detailed Description 7.1 Overview 7.2 Functional Block Diagram 7.3 Feature Description 7.3.1 Input Overvoltage Protection 7.3.2 Input Offset Trimming 7.3.3 Lower Input Bias With Super-Beta Inputs 7.3.4 Overload Power Limiter 7.3.5 EMI Rejection 7.4 Device Functional Modes 8 Application and Implementation 8.1 Application Information 8.2 Typical Applications 8.2.1 Voltage Attenuator 8.2.1.1 Design Requirements 8.2.1.2 Detailed Design Procedure 8.2.1.3 Application Curves 8.2.2 Discrete, Two-Op-Amp Instrumentation Amplifier 8.2.3 Input Buffer and Protection for ADC Driver 8.3 Power Supply Recommendations 8.4 Layout 8.4.1 Layout Guidelines 8.4.2 Layout Example 9 Device and Documentation Support 9.1 Device Support 9.1.1 Development Support 9.1.1.1 PSpice® for TI 9.2 Documentation Support 9.2.1 Related Documentation 9.3 Receiving Notification of Documentation Updates 9.4 Support Resources 9.5 Trademarks 9.6 Electrostatic Discharge Caution 9.7 Glossary 10 Revision History 11 Mechanical, Packaging, and Orderable Information