link to page 1 link to page 1 link to page 1 link to page 1 link to page 1 link to page 1 link to page 1 link to page 1 link to page 1 link to page 1 link to page 3 link to page 3 link to page 4 link to page 4 link to page 4 link to page 4 link to page 5 link to page 5 link to page 6 link to page 6 link to page 7 link to page 7 link to page 8 link to page 8 link to page 9 link to page 9 link to page 9 link to page 9 link to page 9 link to page 9 link to page 10 link to page 10 link to page 12 link to page 12 link to page 13 link to page 13 link to page 17 link to page 17 link to page 17 link to page 17 link to page 18 link to page 18 link to page 19 link to page 19 link to page 19 link to page 19 link to page 20 link to page 20 link to page 20 link to page 20 link to page 21 link to page 21 link to page 21 link to page 21 link to page 21 link to page 21 link to page 21 link to page 21 link to page 21 link to page 21 link to page 22 link to page 22 link to page 22 link to page 22 link to page 24 link to page 24 link to page 24 link to page 24 link to page 24 link to page 24 link to page 24 link to page 24 link to page 24 link to page 24 link to page 26 link to page 26 link to page 32 link to page 32 link to page 32 link to page 32 AD9601TABLE OF CONTENTS Features .. 1 Clock Input Considerations.. 17 Applications... 1 Power Dissipation and Power-Down Mode ... 18 Functional Block Diagram .. 1 Digital Outputs ... 18 General Description ... 1 Timing—Single Port Mode ... 19 Product Highlights ... 1 Timing—Interleaved Mode... 19 Revision History ... 2 Layout Considerations... 20 Specifications... 3 Power and Ground Recommendations ... 20 DC Specifications ... 3 CML ... 20 AC Specifications.. 4 RBIAS... 20 Digital Specifications ... 5 AD9601 Configuration Using the SPI ... 20 Switching Specifications .. 6 Hardware Interface... 21 Timing Diagrams.. 7 Configuration Without the SPI .. 21 Absolute Maximum Ratings.. 8 Memory Map .. 23 Thermal Resistance .. 8 Reading the Memory Map Table.. 23 ESD Caution.. 8 Reserved Locations .. 23 Pin Configurations and Function Descriptions ... 9 Default Values ... 23 Equivalent Circuits ... 11 Logic Levels... 23 Typical Performance Characteristics ... 12 Evaluation Board .. 25 Theory of Operation .. 16 Outline Dimensions ... 31 Analog Input and Voltage Reference ... 16 Ordering Guide .. 31 REVISION HISTORY11/07—Revision 0: Initial Version Rev. 0 | Page 2 of 32 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS EQUIVALENT CIRCUITS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION ANALOG INPUT AND VOLTAGE REFERENCE Differential Input Configurations CLOCK INPUT CONSIDERATIONS Clock Duty Cycle Considerations Clock Jitter Considerations POWER DISSIPATION AND POWER-DOWN MODE DIGITAL OUTPUTS Digital Outputs and Timing Out-of-Range TIMING—SINGLE PORT MODE TIMING—INTERLEAVED MODE fS/2 Spurious LAYOUT CONSIDERATIONS POWER AND GROUND RECOMMENDATIONS Exposed Paddle Thermal Heat Slug Recommendations CML RBIAS AD9601 CONFIGURATION USING THE SPI HARDWARE INTERFACE CONFIGURATION WITHOUT THE SPI MEMORY MAP READING THE MEMORY MAP TABLE RESERVED LOCATIONS DEFAULT VALUES LOGIC LEVELS EVALUATION BOARD OUTLINE DIMENSIONS ORDERING GUIDE