AD73322LPIN CONFIGURATIONS AND FUNCTION DESCRIPTIONSVINP1128 VFBN2VINP1 128 VFBN2VFBP1227 VINN2VFBP1227 VINN2VINN1326 VFBP2VINN1326VFBP2VFBN1425 VINP2VFBN1425VINP2REFOUT5AD73322L 24 VOUTN1REFOUT5AD73322L24VOUTN1TOP VIEWREFCAP623 VOUTP1TOP VIEWREFCAP623VOUTP1(Not to Scale)AVDD2 722 VOUTN2AVDD2 722VOUTN2AGND2821 VOUTP2AGND2821VOUTP2DGND920 AVDD1DGND920 AVDD1DVDD 1019 AGND1DVDD 1019 AGND1RESET 1118 SERESET 1118SESCLK 1217 SDISCLK 1217SDIMCLK 1316 SDIFSMCLK 1316SDIFSSDO 1415 SDOFSSDO 1415SDOFS 00691-006 00691-007 Figure 6. 28-Lead Wide Body Figure 7. 28-Lead Thin Shrink 122P1NP2BN1PPFINN1INN2NCVVVFBVINNCVFBVVFBVINNC44 43 424140 39 3837 36 35 34REFOUT 133NCREFCAPPIN 1232 VOUTN1AVDD2 331VOUTP1AVDD2430 NCAGND2529 VOUTN2AD73322LAGND2628TOP VIEWVOUTP2AGND27(Not to Scale)27 NCAGND2826 AVDD1DGND 925AVDD1DGND 1024 AGND1DVDD 1123 AGND112 13141516 17 1819 20 2122NC = NO CONNECTIONCLKNCIFSSENCOFSSDESETSDSC 00691-008 RMCLKSDSD Figure 8. 44-Lead Plastic Thin Quad Flatpack Table 6. Pin Function Descriptions Mnemonic Function VINP1 Analog Input to the inverting input amplifier on Channel 1’s positive input. VFBP1 Feedback Connection from the output of the inverting amplifier on Channel 1’s positive input. When the input amplifiers are bypassed, this pin allows direct access to the positive input of Channel 1’s sigma-delta modulator. VINN1 Analog Input to the inverting input amplifier on Channel 1’s negative input. VFBN1 Feedback connection from the output of the inverting amplifier on Channel 1’s negative input. When the input amplifiers are bypassed, this pin allows direct access to the negative input of Channel 1’s sigma-delta modulator. REFOUT Buffered Reference Output, which has a nominal value of 1.2 V. REFCAP A bypass capacitor to AGND2 of 0.1 µF is required for the on-chip reference. The capacitor should be fixed to this pin. AVDD2 Analog Power Supply Connection. AGND2 Analog Ground/Substrate Connection2. DGND Digital Ground/Substrate Connection. DVDD Digital Power Supply Connection. RESET Active Low Reset Signal. This input resets the entire chip, resetting the control registers and clearing the digital circuitry. Rev. A | Page 10 of 48 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM SPECIFICATIONS CURRENT SUMMARY SIGNAL RANGES TIMING CHARACTERISTICS TIMING DIAGRAMS ABSOLUTE MAXIMUM RATINGS ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TERMINOLOGY ABBREVIATIONS TYPICAL PERFORMANCE CHARACTERISTICS AND FUNCTIONAL BLOCK DIA FUNCTIONAL DESCRIPTIONS ENCODER CHANNELS PROGRAMMABLE GAIN AMPLIFIER ADC ANALOG SIGMA-DELTA MODULATOR DECIMATION FILTER ADC CODING DECODER CHANNEL DAC CODING INTERPOLATION FILTER ANALOG SMOOTHING FILTER AND PGA DIFFERENTIAL OUTPUT AMPLIFIERS VOLTAGE REFERENCE ANALOG AND DIGITAL GAIN TAPS DIGITAL GAIN TAP SERIAL PORT (SPORT) SPORT OVERVIEW SPORT REGISTER MAPS MASTER CLOCK DIVIDER SERIAL CLOCK RATE DIVIDER SAMPLE RATE DIVIDER DAC ADVANCE REGISTER CONTROL REGISTER A CONTROL REGISTER B CONTROL REGISTER C CONTROL REGISTER D CONTROL REGISTER E CONTROL REGISTER F CONTROL REGISTER G CONTROL REGISTER H OPERATION RESETTING THE AD73322L POWER MANAGEMENT OPERATING MODES PROGRAM (CONTROL) MODE DATA MODE MIXED PROGRAM/DATA MODE DIGITAL LOOP-BACK MODE SPORT LOOP-BACK MODE ANALOG LOOP-BACK MODE INTERFACING CASCADE OPERATION PERFORMANCE ENCODER SECTION ENCODER GROUP DELAY DECODER SECTION ON-CHIP FILTERING DECODER GROUP DELAY DESIGN CONSIDERATIONS ANALOG INPUTS INTERFACING TO AN ELECTRET MICROPHONE ANALOG OUTPUT DIFFERENTIAL-TO-SINGLE-ENDED OUTPUT DIGITAL INTERFACING CASCADE OPERATION GROUNDING AND LAYOUT DSP PROGRAMMING CONSIDERATIONS DSP SPORT CONFIGURATION DSP SPORT INTERRUPTS DSP SOFTWARE CONSIDERATIONS WHEN INTERFACING TO THE AD73322L OPERATING MODE MIXED-MODE OPERATION INTERRUPTS INITIALIZATION RUNNING THE AD73322L WITH ADCS OR DACS IN POWER-DOWN DAC TIMING CONTROL EXAMPLE CONFIGURING AN AD73322L TO OPERATE IN DATA MODE CONFIGURING AN AD73322L TO OPERATE IN MIXED MODE OUTLINE DIMENSIONS ORDERING GUIDE