Datasheet AD5593R (Analog Devices) - 8

制造商Analog Devices
描述8-Channel, 12-Bit, Configurable ADC/DAC with On-Chip Reference, I2C Interface
页数 / 页33 / 8 — AD5593R. Data Sheet. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. RESET …
修订版D
文件格式/大小PDF / 802 Kb
文件语言英语

AD5593R. Data Sheet. PIN CONFIGURATION AND FUNCTION DESCRIPTIONS. RESET 1. SCL. A0 2. SDA. GND. I/O0 4. I/O7. TOP VIEW. I/O1 5. (Not to Scale)

AD5593R Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS RESET 1 SCL A0 2 SDA GND I/O0 4 I/O7 TOP VIEW I/O1 5 (Not to Scale)

该数据表的模型线

文件文字版本

AD5593R Data Sheet PIN CONFIGURATION AND FUNCTION DESCRIPTIONS RESET 1 16 SCL A0 2 15 SDA V 3 14 DD GND AD5593R I/O0 4 13 I/O7 TOP VIEW I/O1 5 (Not to Scale) 12 I/O6 I/O2 6 11 I/O5 I/O3 7 10 I/O4 8 9 V
003
REF VLOGIC
12507- Figure 3. 16-Lead TSSOP Pin Configuration
Table 6. 16-Lead TSSOP Pin Function Descriptions Pin No. Mnemonic Description
1 RESET Asynchronous Reset Pin. Tie this pin high for normal operation. When this pin is brought low, the AD5593R is reset to its default configuration. 2 A0 Address Input. Sets the LSB of the 7-bit slave address. 3 VDD Power Supply Input. The AD5593R can operate from 2.7 V to 5.5 V. Decouple the supply with a 0.1 µF capacitor to GND. 4 to 7, I/O0 to I/O7 Input/Output 0 Through Input/Output 7. These pins can be independently configured as DACs, ADCs, or general- 10 to 13 purpose digital inputs or outputs. The function of each pin is determined by programming the appropriate bits in the configuration registers. 8 VREF Reference Input/Output. When the internal reference is enabled, the 2.5 V reference voltage is available on the VREF pin. A 0.1 µF capacitor connected from the VREF pin to GND is recommended to achieve the specified performance from the AD5593R. When the internal reference is disabled, an external reference must be applied to this pin. The voltage range for the external reference is 1 V to VDD. 9 VLOGIC Interface Power Supply. The voltage on this pin ranges from 1.8 V to 5.5 V. 14 GND Ground Reference Point for All Circuitry. 15 SDA Serial Data Input. This pin is used in conjunction with the SCL line to clock data in to or out of the input shift register. SDA is a bidirectional, open-drain line that must be pulled to the VLOGIC supply with an external pull-up resistor. 16 SCL Serial Clock Line. This pin is used in conjunction with the SDA line to clock data in to or out of the 16-bit input register. Rev. D | Page 8 of 33 Document Outline Features Applications General Description Functional Block Diagram Revision History Specifications Timing Characteristics Timing Diagram Absolute Maximum Ratings Thermal Resistance ESD Caution Pin Configuration and Function Descriptions Typical Performance Characteristics Terminology Theory of Operation DAC Section Resistor String DAC Output Buffer ADC Section Calculating ADC Input Current GPIO Section Internal Reference Reset Function Temperature Indicator Serial Interface Write Operation Read Operation Pointer Byte Control Registers General-Purpose Control Register Configuring the AD5593R DAC Write Operation LDAC Mode Operation DAC Readback ADC Operation GPIO Operation Setting Pins as Outputs Setting Pins as Inputs Three-State Pins 85 kΩ Pull-Down Pins Power-Down/Reference Control Reset Function Applications Information Microprocessor Interfacing AD5593R to ADSP-BF537 Interface Layout Guidelines Outline Dimensions Ordering Guide