ADN8835Data Sheet0.101.0TA = 55°CVIN = 5V, ITEC = 0.5A, HEATING0.08TA = 45°C0.8VIN = 5V, ITEC = 0A%)TA = 35°CVIN = 5V, ITEC = 0.5A, COOLINGR (0.06TA = 25°C0.6VIN = 3.3V, ITEC = 0.5A, HEATINGTA = 15°CVIN = 3.3V, ITEC = 0.0ARRO0.04VE0.4IN = 3.3V, ITEC = 0.5A, COOLINGEAG0.020.2T L%)O(0F0) VRE1V–0.02UT–0.2O(V –0.04T–0.4U–0.06–0.6EMPO T –0.08–0.8–0.10 1 –1.0020406080100120140160180200 1 0 012345 014 TIME (Seconds) 14174- LOAD CURRENT AT VREF (mA) 14174- Figure 11. Thermal Stability (TEMPOUT) Voltage Error at Various Ambient Figure 14. VREF Load Regulation Temperatures, VIN = 3.3 V, VTEMPSET = 1 V 0.1020TA = 55°C0.08TA = 45°C%)T15A = 35°C%)R (0.06TA = 25°C TR (A = 15°C10RRO0.04ERROEE5AG0.02TNGL O0ADI0) V 1RE–0.02UTNTO–5(V –0.04T U–10–0.06C CURRE EEMPOIT–15T –0.08VIN = 5V VIN = 3.3V–0.10–20020406080100120140160180200 012 00.51.01.52.02.53.0 015 TIME (Seconds)TEC CURRENT (A) 14174- 14174- Figure 12. Thermal Stability (TEMPOUT) Voltage Error at Various Ambient Figure 15. ITEC Current Reading Error vs. TEC Current in Cooling Mode Temperatures, VIN = 3.3 V, VTEMPSET = 1.5 V 1.020VIN = 5.5V AT NO LOAD0.8VIN = 3.3V AT NO LOAD V15IN = 2.7V AT NO LOAD%)0.6VIN = 5.5V AT 5mA LOADR (VIN = 3.3V AT 5mA LOAD100.4VIN = 2.7V AT 5mA LOADRRO E%)50.2R (NG0ADI0RRO EREF–0.2NTRE–5V–0.4–10–0.6C CURRE E IT–15–0.8VIN = 5V VIN = 3.3V–1.0–20–50050100150 013 00.51.01.52.02.53.0 016 AMBIENT TEMPERATURE (°C)TEC CURRENT (A) 14174- 14174- Figure 13. VREF Error vs. Ambient Temperature Figure 16. ITEC Current Reading Error vs. TEC Current in Heating Mode Rev. B | Page 10 of 27 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION TABLE OF CONTENTS REVISION HISTORY DETAILED FUNCTIONAL BLOCK DIAGRAM SPECIFICATIONS ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE MAXIMUM POWER DISSIPATION ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS THEORY OF OPERATION ANALOG PID CONTROL DIGITAL PID CONTROL POWERING THE CONTROLLER ENABLE AND SHUTDOWN OSCILLATOR CLOCK FREQUENCY External Clock Operation Connecting Multiple ADN8835 Devices TEMPERATURE LOCK INDICATOR SOFT START ON POWER-UP TEC VOLTAGE/CURRENT MONITOR Voltage Monitor Current Monitor MAXIMUM TEC VOLTAGE LIMIT Using a Resistor Divider to Set the TEC Voltage Limit MAXIMUM TEC CURRENT LIMIT Using a Resistor Divider to Set the TEC Current Limit APPLICATIONS INFORMATION SIGNAL FLOW THERMISTOR SETUP THERMISTOR AMPLIFIER (CHOPPER 1) PID COMPENSATION AMPLIFIER (CHOPPER 2) MOSFET DRIVER AMPLIFIERS PWM OUTPUT FILTER REQUIREMENTS Inductor Selection Capacitor Selection INPUT CAPACITOR SELECTION POWER DISSIPATION PWM Regulator Power Dissipation Conduction Loss (PCOND) Switching Losses (PSW) Transition Losses (PTRAN) Linear Regulator Power Dissipation THERMAL CONSIDERATION PCB LAYOUT GUIDELINES BLOCK DIAGRAMS AND SIGNAL FLOW GUIDELINES FOR REDUCING NOISE AND MINIMIZING POWER LOSS General PCB Layout Guidelines PWM Power Stage Layout Guidelines Linear Power Stage Layout Guidelines Placing the Thermistor Amplifier and PID Components EXAMPLE PCB LAYOUT USING TWO LAYERS OUTLINE DIMENSIONS ORDERING GUIDE