Datasheet AD9625 (Analog Devices) - 8

制造商Analog Devices
描述12-Bit, 2.6 GSPS/2.5 GSPS/2.0 GSPS, 1.3 V/2.5 V Analog-to-Digital Converter
页数 / 页72 / 8 — AD9625. Data Sheet. Timing Diagrams. CLK–. CLK+. tSU_SR. tH_SR. SYSREF–. …
修订版C
文件格式/大小PDF / 2.1 Mb
文件语言英语

AD9625. Data Sheet. Timing Diagrams. CLK–. CLK+. tSU_SR. tH_SR. SYSREF–. SYSREF+. tDS. tHIGH. tCLK. tDH. tLOW. CSB. SCLK DON’T CARE. DON’T CARE

AD9625 Data Sheet Timing Diagrams CLK– CLK+ tSU_SR tH_SR SYSREF– SYSREF+ tDS tHIGH tCLK tDH tLOW CSB SCLK DON’T CARE DON’T CARE

该数据表的模型线

文件文字版本

AD9625 Data Sheet Timing Diagrams CLK– CLK+ tSU_SR tH_SR SYSREF–
202 14- 118
SYSREF+
Figure 2. SYSREF± Setup and Hold Timing
tDS tHIGH tCLK tH tS tDH tLOW CSB SCLK DON’T CARE DON’T CARE
203
SDIO DON’T CARE R/W W1 W0 A12 A11 A10 A9 A8 A7 D5 D4 D3 D2 D1 D0 DON’T CARE
1814- 1 Figure 3. Serial Port Interface Timing Diagram (MSB First)
SAMPLE N N – 226 ANALOG INPUT N – 225 N + 1 SIGNAL N – 224 N – 1 CLK– CLK+ CLK– CLK+ SERDOUT0± SERDOUT7± SAMPLE N – 226 SAMPLE N – 225 SAMPLE N – 224
204
ENCODED INTO 2 ENCODED INTO 2 ENCODED INTO 2 8-BIT/10-BIT SYMBOL 8-BIT/10-BIT SYMBOL 8-BIT/10-BIT SYMBOL
1814- 1 Figure 4. Data Output Timing for Eight Lane Mode Rev. B | Page 8 of 72 Document Outline FEATURES APPLICATIONS FUNCTIONAL BLOCK DIAGRAM GENERAL DESCRIPTION PRODUCT HIGHLIGHTS TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS DC SPECIFICATIONS AC SPECIFICATIONS DIGITAL SPECIFICATIONS SWITCHING SPECIFICATIONS TIMING SPECIFICATIONS Timing Diagrams ABSOLUTE MAXIMUM RATINGS THERMAL CHARACTERISTICS ESD CAUTION PIN CONFIGURATION AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS AD9625-2.0 AD9625-2.5 AD9625-2.6 EQUIVALENT TEST CIRCUITS THEORY OF OPERATION ADC ARCHITECTURE FAST DETECT GAIN THRESHOLD OPERATION Threshold Operation Threshold Format TEST MODES ANALOG INPUT CONSIDERATIONS DIFFERENTIAL INPUT CONFIGURATIONS USING THE ADA4961 DC COUPLING CLOCK INPUT CONSIDERATIONS Clock Jitter Considerations Clock Duty Cycle Considerations DIGITAL DOWNCONVERTERS (DDC) FREQUENCY SYNTHESIZER AND MIXER NUMERICALLY CONTROLLED OSCILLATOR HIGH BANDWIDTH DECIMATOR LOW BANDWIDTH DECIMATOR DIGITAL OUTPUTS INTRODUCTION TO THE JESD204B INTERFACE FUNCTIONAL OVERVIEW Transport Layer Data Link Layer Physical Layer JESD204B LINK ESTABLISHMENT Code Group Synchronization (CGS) and SYNCINB± Initial Lane Alignment Sequence (ILAS) Data Streaming Link Setup Parameters 8-Bit/10-Bit Encoder Digital Outputs, Timing, and Controls De-Emphasis PHYSICAL LAYER OUTPUT SCRAMBLER TAIL BITS DDC MODES (SINGLE AND DUAL) CHECKSUM 8-BIT/10-BIT ENCODER CONTROL INITIAL LANE ALIGNMENT SEQUENCE (ILAS) LANE SYNCHRONIZATION Multichip Synchronization Using SYSREF± Timestamp Six Lane Output Mode ADC Output Control Bits on JESD204B Samples SYSREF± Setup and Hold IRQ IRQ Guardband Delays (SYSREF± Setup and Hold) Using Rising/Falling Edges of the CLK to Latch SYSREF± Test Modes JESD204B APPLICATION LAYERS fS × 2, fS × 4, fS × 8 Modes FRAME ALIGNMENT CHARACTER INSERTION THERMAL CONSIDERATIONS POWER SUPPLY CONSIDERATIONS SERIAL PORT INTERFACE (SPI) CONFIGURATION USING THE SPI HARDWARE INTERFACE MEMORY MAP READING THE MEMORY MAP REGISTER Open and Reserved Locations Default Values Logic Levels Transfer Register Map MEMORY MAP REGISTERS APPLICATIONS INFORMATION DESIGN GUIDELINES POWER AND GROUND RECOMMENDATIONS CLOCK STABILITY CONSIDERATIONS SPI PORT OUTLINE DIMENSIONS ORDERING GUIDE