Data SheetADCMP606/ADCMP607TYPICAL APPLICATION CIRCUITS2.5V TO 5V5V0.1µF50Ω50Ω50Ω50ΩINPUT2kΩ2kΩADCMP606CML OUTPUTCMLADCMP606PWM OUTPUT0.1µF 018 INPUT2.5V±50mV 05917- Figure 19. Self-Biased, 50% Slicer on the ADCMP606 INPUT2.5V10kΩREF10kΩ3.3VADCMP60150Ω50ΩLE/HYS10kΩ150pFLVDS100ΩADCMP606CML100kΩOUTPUT 022 019 05917- 05917- Figure 20. LVDS to CML on the ADCMP606 Figure 23. Oscillator and Pulse-Width Modulator on the ADCMP601 and ADCMP606 2.5V TO 5V5V50Ω50Ω10kΩ50Ω50ΩADCMP607CML82pFADCMP607OUTPUTLE/HYSLE/HYSDIGITAL74 VHCINPUT1G07150kΩ10kΩ 020 CONTROLCONTROL 023 CURRENT10kΩ 05917- VOLTAGE0V TO 2.5V150kΩ 05917- Figure 21. Current-Controlled Oscillator on the ADCMP607 Figure 24. Hysteresis Adjustment with Latch on the ADCMP607 +2.5V – 3VV3.3VCCIVCCO1N4001VVCCICCO50Ω50Ω50Ω50ΩADCMP607OUTPUTLVDS100ΩADCMP6073.3V PECL 021 024 05917- –2.5VVEE 05917- Figure 22. Fake PECL Levels Using a Series Diode on the ADCMP607 Figure 25. Ground-Referenced CML with ±3 V Input Range on the ADCMP607 Rev. C | Page 13 of 14 Document Outline FEATURES APPLICATIONS GENERAL DESCRIPTION FUNCTIONAL BLOCK DIAGRAM TABLE OF CONTENTS REVISION HISTORY SPECIFICATIONS ELECTRICAL CHARACTERISTICS TIMING INFORMATION ABSOLUTE MAXIMUM RATINGS THERMAL RESISTANCE ESD CAUTION PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS TYPICAL PERFORMANCE CHARACTERISTICS APPLICATIONS INFORMATION POWER/GROUND LAYOUT AND BYPASSING CML-COMPATIBLE OUTPUT STAGE USING/DISABLING THE LATCH FEATURE OPTIMIZING PERFORMANCE COMPARATOR PROPAGATION DELAY DISPERSION COMPARATOR HYSTERESIS CROSSOVER BIAS POINTS MINIMUM INPUT SLEW RATE REQUIREMENT TYPICAL APPLICATION CIRCUITS OUTLINE DIMENSIONS ORDERING GUIDE